# **Encrypted Computing**

Team 1

施承志、吳靖崴、范勝禹

## Outline

- Introduction
- Reduction
- NTT, RNS
- System architecture
- Summary

## Outline

- Introduction
- Reduction
- NTT, RNS
- System architecture
- Summary

#### Scenario 1

Encrypted inference



#### Scenario 2

Encrypted database query



## Outline

- Introduction
- Reduction
- NTT, RNS
- System architecture
- Summary

## Modular Reduction Is Costly

- In NTT Core, Modular Reduction is Costliest
- Modulo Operator "%" is Costly
- Naive "%" Operator : (x\*y)%p →
- Don't Use Any "%" Operator

| Name            | BRAM_18K       | DSP48E | FF             | LUT            | URAM |
|-----------------|----------------|--------|----------------|----------------|------|
| DSP             | _ <del>-</del> | -      | . <del>.</del> | -              | -    |
| Expression      | -              | -      | -              | -              | -    |
| FIFO            | <u>-</u>       | _      | -              | -              | -    |
| Instance        | -              | 4      | 8866           | 6608           | -    |
| Memory          | -              | -      | -              | -              | _    |
| Multiplexer     | -              | -      | -              | 329            | -    |
| Register        | -              | -      | 137            | - <del>-</del> |      |
| Total           | 0              | 4      | 9003           | 6937           | 0    |
| Available       | 280            | 220    | 106400         | 53200          | 0    |
| Utilization (%) | 0              | 1      | 8              | 13             | 0    |



Fig. 4. Architecture of NTT Core.

| Latency | (cycles) | Latency ( | absolute) | Interva | Tyne |      |
|---------|----------|-----------|-----------|---------|------|------|
| min     | max      | min       | max       | min     | max  | туре |
| 72      | 72       | 0.380 us  | 0.380 us  | 72      | 72   | none |

# Algorithmic Optimization of Modulo: Sliding Window

- Find (x \* y) % p o (x, y, p : 30 bits)
- Modular Lookup Table
- $\circ$  2^6 = 64 = Table Size
- 6 Bit Width Sliding Window from MSB to lower







6bit

0

60bit

Lookup Table T[64]

 $\mathbf{w} \cdot \mathbf{2^{30}} \mod p$ 

$$egin{aligned} x \cdot y &\equiv \left(w[59, 54] \cdot 2^{30}
ight) \cdot 2^{54-30} + \ldots \left(mod \, p
ight) \ & x \cdot y \equiv 0 \cdot 2^{54} + \ldots + \left(T[w[59, 54]] + w[29, 24]
ight) \cdot 2^{24} \ldots \left(mod \, p
ight) \end{aligned}$$

# Overflow to Last Window: 1 Bit Overlap Sliding Windows

- p & Its Residue: 30 bits
- Table Element T[w]: 30 bits

- T[w[59,54]] Add 30 Bits To [53,24]
- T[w[59,54]] + Old [53,24] = 30 Bits + 30 Bits = 1 Bit Overflow !!!
- So 1 Bit Overlap (as window slides to lower) →

 $x \cdot y \equiv 0 \cdot 2^{54} + \ldots + (T[w[59, 54]] + w[29, 24]) \cdot 2^{24} \ldots (mod p)$ 

•  $w[59,54] \rightarrow next \ w[54,49]$ 



63

Sliding Window Until Crossing 30'th Bit (Middle)

- Crossing Window w[34,29]
- Just Take Bits Above 30'th Bit Line :
  - Only w[34,30]
  - Add T[ w[34,30] ] to [29,0]



## Algorithmic Optimization Finale: Might Minus p or 2p

- Now the Residue After The 30'th Bit Line →
  - From Max 60 Bits
  - To At Most 30 Bits



- p == Roughly 30 Bits Prime →
- 1 Bit Difference == 2 Times →
- Final Residue = Residue minus 0, p, or 2p

## Algorithmic Optimization For Signed : Negative Shift

 $\bullet \quad \text{For N Bits Signed} \rightarrow$ 

$$egin{aligned} -2^{N-1} &\sim 2^{N-1}-1 \ For \, N = 64 \, Bits, \ -2^{63} &\sim 2^{63}-1 \ +) & 2^{63} \, (\equiv Negative \, Shift) \ 0 &\sim 2^{64}-1 \end{aligned}$$

- Add Negative Shift → Become Nonnegative
- After Unsigned Modulo, Minus Negative Shift's Residue Back

## Further Hardware Optimization : Factors

- Pipeline → Final II = 1
- Unroll

- Sliding Window Width (6 Bits) → →
  - How Many Loops of Sliding Window → Latency
  - Modular Table Size = (#p) \*  $2^6$  = (#p) \*  $64 \rightarrow$  (#p) \*  $2^6$  (window width)  $\rightarrow$  BRAM / FF / LUT

- Modular Table Memory Layout → →
  - Array Partition : complete dim=0
  - Resource : core=ROM nP LUTRAM

#### The Power of Pipeline

- Final II = 1
- left:only algorithmic optim right:algorithmic optim + pipeline

| Latency     | (cycles | ) Late | ncy ( | absolute | ) Interv | al (cy | cles) | Tyma |  |
|-------------|---------|--------|-------|----------|----------|--------|-------|------|--|
| min         | max     | m      | in    | max      | min      | m      | ax    | Type |  |
| 93          | 9       | 3 0.40 | 65 us | 0.465 u  | s 9      | 93     | 93    | none |  |
| Name        | e B     | RAM    | _18K  | DSP48E   | FF       | LUT    | URA   | M    |  |
| DSP         |         | 52     |       | -        | -        | _      | _     |      |  |
| Expression  | n       | -      |       | -        | -        | -      | -     | 8    |  |
| FIFO        |         | -      |       | -        | -        | -      | -     | 8    |  |
| Instance    |         |        | 2     | 4        | 2169     | 3820   | -     |      |  |
| Memory      |         | -      |       | -        | -        | -      | -     |      |  |
| Multiplex   | er      |        |       | -        | _        | 41     | _     |      |  |
| Register    |         | -      |       | -        | 72       | -      | -     | 2    |  |
| Total       |         |        | 2     | 4        | 2241     | 3861   |       | 0    |  |
| Available   |         |        | 280   | 220      | 106400   | 53200  |       | 0    |  |
| Utilization | ı (%)   |        | ~0    | 1        | 2        | 7      |       | 0    |  |

| Latency | (cycles) | Latency ( | absolute) | Interval | Type |          |
|---------|----------|-----------|-----------|----------|------|----------|
| min     | max      | min       | max       | min      | max  | Type     |
| 30      | 30       | 0.150 us  | 0.150 us  | 1        | 1    | function |
| ,       |          |           |           |          |      | 91       |

288

2340

220 106400 53200

64

1209

|            |    |       |      |         | -  |      |      |          |
|------------|----|-------|------|---------|----|------|------|----------|
| 30         | 30 | 0.150 | 0 us | 0.150 u | S  | 1    | 1    | function |
| Name       | BR | AM_   | 18K  | DSP48   | BE | FF   | LUT  | URAM     |
| DSP        |    | -     |      | -       |    | -    | -    | _        |
| Expression |    | -     |      |         |    | 0    | 4    | _        |
| FIFO       |    | -     |      | -       |    | -    | -    | -        |
| Instance   |    |       | 20   |         | 4  | 2052 | 1141 | -        |
| Memory     |    | -     |      | =       |    | -    | -    | -        |

20

280

Multiplexer

Register

Available

Utilization (%)

Total

## Array Partition on Table with Few / Many Primes (actual)

- Array\_Partition variable=Modular\_Table complete dim=0
- left:with 2 primes (idealized)

right:with 15 primes (actual case):

| Туре     | (cycles) | Interval | absolute) | Latency ( | Latency (cycles) |     |
|----------|----------|----------|-----------|-----------|------------------|-----|
|          | max      | min      | max       | min       | max              | min |
| function | 1        | 1        | 95.000 ns | 95.000 ns | 19               | 19  |

| Name            | BRAM_18K         | DSP48E            | FF     | LUT        | URAM              |
|-----------------|------------------|-------------------|--------|------------|-------------------|
| DSP             | 1 <del>-</del> 2 | 8 <del>.5</del> . | -      | =1         | 2=                |
| Expression      | -                | -                 | 0      | 4          | -                 |
| FIFO            | -                | _                 | -      | <u>=</u> 1 | -                 |
| Instance        | 0                | 4                 | 1859   | 4748       | -                 |
| Memory          | 7                |                   | =      | <b>□</b>   | 21 <del>7</del> . |
| Multiplexer     | -                | -                 | -      | -1         | -                 |
| Register        | 0                | -                 | 276    | 64         | -                 |
| Total           | 0                | 4                 | 2135   | 4816       | 0                 |
| Available       | 280              | 220               | 106400 | 53200      | 0                 |
| Utilization (%) | 0                | 1                 | 2      | 9          | 0                 |

|         | Interval (cycles) |     | Latency (absolute) |          | Latency (cycles) |     |
|---------|-------------------|-----|--------------------|----------|------------------|-----|
| Type    | max               | min | max                | min      | max              | min |
| functio | 1                 | 1   | 2.880 us           | 2.880 us | 576              | 576 |

## Small Window Width, Making the Table Small

- many primes (actual, 15)
- left:window width=2,array\_partition complete dim=0 right:window\_width=15

| Latency (cycles) |     | Latency ( | absolute) | Interval |     |          |  |
|------------------|-----|-----------|-----------|----------|-----|----------|--|
| min              | max | min       | max       | min      | max | Type     |  |
| 42               | 42  | 0.210 us  | 0.210 us  | 1        | 1   | function |  |

| Name            | BRAM_18K    | DSP48E | FF     | LUT   | URAM |
|-----------------|-------------|--------|--------|-------|------|
| DSP             | _           | -      | -0     | -     | -    |
| Expression      | 7-          | -      | 0      | 4     | -    |
| FIFO            | <u>⊘=</u> . | -      | -      | 152   | -    |
| Instance        | 0           | 4      | 4323   | 10858 | -    |
| Memory          | -           |        |        | -     | -    |
| Multiplexer     | (=          | -      | -      | -     | -    |
| Register        | 0           | -      | 300    | 64    | -    |
| Total           | 0           | 4      | 4623   | 10926 | 0    |
| Available       | 280         | 220    | 106400 | 53200 | 0    |
| Utilization (%) | 0           | 1      | 4      | 20    | 0    |

| Latency | (cycles) | Latency ( | absolute) | Interval | (cycles) |          |
|---------|----------|-----------|-----------|----------|----------|----------|
| min     | max      | min       | max       | min      | max      | Type     |
| 576     | 576      | 2.880 us  | 2.880 us  | 1        | 1        | function |

## Array Parition on Table & Negative Shift Mod Table

left: without right: with partition on negative shift mod table

|          | Interval (cycles) |     | Latency (absolute) |          | Latency (cycles) |     |
|----------|-------------------|-----|--------------------|----------|------------------|-----|
| Type     | max               | min | max                | min      | max              | min |
| function | 1                 | 1   | 0.210 us           | 0.210 us | 42               | 42  |

| Name            | BRAM_18K   | DSP48E | FF     | LUT   | URAM |
|-----------------|------------|--------|--------|-------|------|
| DSP             | -          | -      | -8     | -     | -    |
| Expression      |            | -      | 0      | 4     | -    |
| FIFO            | <b>⊘</b> = | -      | -      | 1.5%  | -    |
| Instance        | 0          | 4      | 4323   | 10858 | -    |
| Memory          | -          | -      |        | -     | -    |
| Multiplexer     | -          | -      | -      | -     | -    |
| Register        | 0          | -      | 300    | 64    | -    |
| Total           | 0          | 4      | 4623   | 10926 | 0    |
| Available       | 280        | 220    | 106400 | 53200 | 0    |
| Utilization (%) | 0          | 1      | 4      | 20    | 0    |

| Latency | (cycles) | Latency ( | absolute) | Interval |     |          |
|---------|----------|-----------|-----------|----------|-----|----------|
| min     | max      | min       | max       | min      | max | Туре     |
| 44      | 44       | 0.220 us  | 0.220 us  | 1        | 1   | function |

#### 1D / 2D Table Initialization

Interval (cycles)

left:window width=2, 2D, array\_partition\_right:window\_width=2, 1D, array\_partition\_

Multiplexer

Register

Available

Utilization (%)

Total

| min r       | max | min           | max      | min               | max   | Type     |
|-------------|-----|---------------|----------|-------------------|-------|----------|
| 42          | 42  | 0.210 us      | 0.210 us | 1                 | 1     | function |
| Name        | E   | BRAM_18K      | DSP48E   | FF                | LUT   | URAM     |
| DSP         |     | -             | -        | (48)              | -     | -        |
| Expression  |     | 12            | -        | 0                 | 4     | -        |
| FIFO        |     | 0 <del></del> | -        | -                 | -     | -        |
| Instance    |     | 0             | 4        | 4323              | 10858 | -        |
| Memory      |     | S=            | -        | ( <del>4</del> 8) |       | -        |
| Multiplexe  | r   | (=            | -        |                   | -     | -        |
| Register    |     | 0             | = 1      | 300               | 64    | -        |
| Total       |     | 0             | 4        | 4623              | 10926 | 0        |
| Available   |     | 280           | 220      | 106400            | 53200 | 0        |
| Utilization | (%) | 0             | 1        | 4                 | 20    | 0        |

Latency (absolute)

Latency (cycles)

| Latency | (cycles) | Latency ( | (absolute) | Interval | (cycles) |          |
|---------|----------|-----------|------------|----------|----------|----------|
| min     | max      | min       | max        | min      | max      | Туре     |
| 42      | 42       | 0.210 us  | 0.210 us   | 1        | 1        | function |
| Nan     | ne       | BRAM 18k  | DSP48F     | FF       | LUT      | URAM     |

| min      | max | min      | max      | min  | max   | Type             |
|----------|-----|----------|----------|------|-------|------------------|
| 42       | 42  | 0.210 us | 0.210 us | 1    | 1     | function         |
| Nam      | ne  | BRAM_18K | DSP48E   | FF   | LUT   | URAM             |
| DSP      |     | -        | -        | -    | -     | -                |
| Expressi | on  | 2        | 12       | 0    | 4     | 12               |
| FIFO     |     | 7.       | 15-2     | -    | 11-   | 18-2             |
| Instance |     | C        | 4        | 4323 | 10858 | N <del>-</del> s |
| Memory   |     | -        | -        | -    | _     | -                |

0

0

0

280

300

4623

106400

220

64

10926

53200

20

#### **Table Resource**

left:Resource : core=ROM\_nP\_LUTRAM right:only pipeline

| Latency | (cycles) | Latency (absolute) |          | Interval (cycles) |     | Trme     | La |
|---------|----------|--------------------|----------|-------------------|-----|----------|----|
| min     | max      | min                | max      | min               | max | Type     | 1  |
| 30      | 30       | 0.150 us           | 0.150 us | 1                 | 1   | function |    |
|         |          |                    |          |                   |     |          | _  |

Utilization (%)

| Latency | (cycles) | Latency ( | absolute) | Interval | Type |          |
|---------|----------|-----------|-----------|----------|------|----------|
| min     | max      | min       | max       | min      | max  | Type     |
| 30      | 30       | 0.150 us  | 0.150 us  | 1        | 1    | function |
|         |          |           |           |          |      |          |

Utilization (%)

| Name        | BRAM_18K | DSP48E | FF     | LUT   | URAM | Name        | BRAM_18K | DSP48E | FF           | LUT              | URAM |
|-------------|----------|--------|--------|-------|------|-------------|----------|--------|--------------|------------------|------|
| DSP         | -        | -      | -      | -     | -    | DSP         | -        | -      | -            | : <del>-</del> : | -    |
| Expression  | _        | -      | 0      | 4     | _    | Expression  | _        | =      | 0            | 4                | _    |
| FIFO        | -        | -      | _      | -     | _    | FIFO        | _        | -      | -            | -                | -    |
| Instance    | 12       | 4      | 2262   | 1621  | -    | Instance    | 20       | 4      | 2052         | 1141             | -    |
| Memory      | =        | _      | _      | _     | _    | Memory      | -        | =      | <del>-</del> | -                | -    |
| Multiplexer | -        | -      | -      | -     | -    | Multiplexer | -        | -      | -            | : <del>-</del> : | -    |
| Register    | 0        | -      | 288    | 64    | -    | Register    | 0        | _      | 288          | 64               | _    |
| Total       | 12       | 4      | 2550   | 1689  | 0    | Total       | 20       | 4      | 2340         | 1209             | 0    |
| Available   | 280      | 220    | 106400 | 53200 | 0    | Available   | 280      | 220    | 106400       | 53200            | 0    |

## Component Resource Trade-off on Table Configuration

## Resource Trade-off on Table Configuration

 Many Modulo Cores of Few Number of Primes → Small Table Size → Latency

# If One of x, y Is Fixed : Further Optimzed Modular reduction

- Implement (a\*b)%p
  - x,y,p 53 bits

```
Algorithm 1 Optimized Modular Mult. | MulRed(x, y, y', p)
```

```
Input: x, y \in \mathbb{Z}_p, p < 2^{w-2}, \text{ and } y' = \lfloor y \cdot 2^w/p \rfloor
```

**Output:**  $z \leftarrow x \cdot y \pmod{p}$ 

- 1:  $z \leftarrow x \cdot y \pmod{2^w}$  > the lower word of the product
- 2:  $t \leftarrow \lfloor x \cdot y'/2^w \rfloor$  be the upper word of the product
- 3:  $z_{\epsilon} \leftarrow t \cdot p \pmod{2^w}$  > the lower word of the product
- 3:  $z_{\epsilon} \leftarrow t \cdot p \pmod{2^n}$  by the lower word of the product 4:  $z \leftarrow z z_{\epsilon}$  by single-word subtraction
- 5: if  $z \ge p$  then
- 6:  $z \leftarrow z p$
- 6: z ← z − 7: **end if**

y,y' is know



## If One of x, y Is Fixed: Further Optimzed: Comparison

left: ASPLOS2020, 1 of x,y fixed. right: 3, ROM nP LUTRAM, 1st algorithm

| Latency | (cycles) | Latency (a        | absolute) | Interval | (cycles) |          | Latency  | (cycles) | Latency ( | absolute) | Interv | al (c | ycles) | Type     |
|---------|----------|-------------------|-----------|----------|----------|----------|----------|----------|-----------|-----------|--------|-------|--------|----------|
| min     | max      | min               | max       | min      | max      | Type     | min      | max      | min       | max       | min    | r     | nax    | Type     |
| 17      | 17       | 85.000 ns         | 85.000 ns | 1        | 1        | function | 30       | 30       | 0.150 us  | 0.150 us  |        | 1     | 1      | function |
|         |          |                   | 9         |          | 77       | 70       |          |          |           |           | -10    |       |        |          |
| Na      | me       | BRAM_18K          | DSP48E    | FF       | LUT      | URAM     | Na       | me       | BRAM_1    | 8K DSP4   | 8E F   | F     | LUT    | URAM     |
| DSP     |          | : <del>=</del> :: | -         | -        | -        | -        | DSP      |          | <u>-</u>  | -         |        | -     | _      | _        |
| Expres  | sion     | -                 | -         | 0        | 292      | 1        | Express  | sion     | -         | _         |        | 0     | 4      | _        |
| FIFO    |          | 2                 | 122       |          | _        | 12       | FIFO     |          | -         | -         |        | -     | -      | -        |
| Instan  | ce       | -                 | 12        | 645      | 3        |          | Instance | e        |           | 12        | 4 2    | 262   | 1621   | _        |

| 9  |  |
|----|--|
|    |  |
| S. |  |
| V  |  |
| 1  |  |
|    |  |
|    |  |
| 0  |  |
| 0  |  |
| 0  |  |

Register

Available

Utilization (%)

Total

597

1242

106400

12

220

280

~0

98

393

~0

53200

Memory

Register

Available

Utilization (%)

Total

Multiplexer

| 30          | 30 0.150 us 0 | .150 us | 1    | 1 1              | function |
|-------------|---------------|---------|------|------------------|----------|
| Name        | BRAM_18K      | DSP48E  | FF   | LUT              | URAN     |
| DSP         | -             | -       | -    | -                | -        |
| Expression  | -             | -       | 0    | 4                | -        |
| FIFO        | -             | -       | -    | 7-1              | -        |
| Instance    | 12            | 4       | 2262 | 1621             | -        |
| Memory      | -             | -       | -/   | : <del>-</del> : | <u>-</u> |
| Multiplexer |               |         | -    | _                |          |

12

280

288

2550

220 106400 53200

64

1689

## Outline

- Introduction
- Reduction
- NTT, RNS
- System architecture
- Summary

#### NTT module

 Since the whole computation is carried out on polynomials, we need to compute polynomial multiplication faster

$$Z_q/x^N+1$$

#### 計算規則

- (1) 乘法加法, 結果要mod q
- (2) 看到 $x^N$ , 帶成-1  $x^4 = -1$

$$Z_{17}/x^4+1$$

- Example  $\frac{Z_{17}}{x^4+1}$
- $a \rightarrow 2x^3 + 7x^2 + 1x^1 + 8x^0$
- $b \rightarrow 2x^3 + 0x^2 + 4x^1 + 8x^0$

• Example 
$$\frac{Z_{17}}{x^4+1}$$

• 
$$a \rightarrow 2x^3 + 7x^2 + 1x^1 + 8x^0$$

• 
$$b \rightarrow 2x^3 + 0x^2 + 4x^1 + 8x^0$$

[2, 7, 1, 8]



$$4 = (-1)^{\frac{1}{2}} \pmod{17}$$

[2, 0, 4, 8]

• Example 
$$\frac{Z_{17}}{x^4+1}$$

• 
$$a \rightarrow 2x^3 + 7x^2 + 1x^1 + 8x^0$$

• 
$$b \rightarrow 2x^3 + 0x^2 + 4x^1 + 8x^0$$



$$4 = (-1)^{\frac{1}{2}} \pmod{17}$$

[2, 0, 4, 8]

- Example  $\frac{Z_{17}}{x^4+1}$
- $a \rightarrow 2x^3 + 7x^2 + 1x^1 + 8x^0$
- $b \rightarrow 2x^3 + 0x^2 + 4x^1 + 8x^0$







[-4, 8, 12, 8]

- Example  $\frac{Z_{17}}{x^4+1}$
- $a \rightarrow 2x^3 + 7x^2 + 1x^1 + 8x^0$
- $b \rightarrow 2x^3 + 0x^2 + 4x^1 + 8x^0$



- Example  $\frac{Z_{17}}{x^4+1}$
- $a \rightarrow 2x^3 + 7x^2 + 1x^1 + 8x^0$
- $b \rightarrow 2x^3 + 0x^2 + 4x^1 + 8x^0$



- Example  $\frac{Z_{17}}{x^4+1}$
- $a \rightarrow 2x^3 + 7x^2 + 1x^1 + 8x^0$
- $b \rightarrow 2x^3 + 0x^2 + 4x^1 + 8x^0$



- Example  $\frac{Z_{17}}{x^4+1}$
- $a \rightarrow 2x^3 + 7x^2 + 1x^1 + 8x^0$
- $b \rightarrow 2x^3 + 0x^2 + 4x^1 + 8x^0$



- Example  $\frac{Z_{17}}{x^4+1}$
- $a \rightarrow 2x^3 + 7x^2 + 1x^1 + 8x^0$
- $b \rightarrow 2x^3 + 0x^2 + 4x^1 + 8x^0$



1, -6]

[-5, 5,





# Coefficient arrangement

a0 **a**1 a511 a2048 a2049 a2559

Suppose N=4096, each coefficient 32bits  $512*32=16384 \rightarrow 1 \text{ BRAM } 18\text{K}$ 

a512 a513 a1023

a1024

a2560 a2561 a3071

a1025 a1535 a3072 a3073 a3583

a1536

a1537 a2047 a3585 a4091

a3584

# NTT engine

a0 a1 ... a511

stage=0

a512 a513 ... a1023

a1024 a1025 ... a1535

a1536 a1537

a2047

a2049 ... a2559

a2048

a2560 a2561 ... a3071

NTT engine

a3072 a3073 ... a3583

a3584 a3585

a4091

a0 a1 ... a511 a2048 a2049 ... a2559

stage=0

a512 a513 ... a1023

NTT engine a2561 ... a3071

a1024 a1025 ... a1535 a3072 a3073 ... a3583

a1536 a1537 ... a3584 a3585

a2560

a2047

a0 a1 ... a511

a2048 a2049

... a2559

a2560

a2561

a3071

stage=0

a512 a513 ... a1023

NTT engine

a3072

a1024 a1025

... a1535 a3073 ... a3583

a1536 a1537

a2047

a3584 a3585

a0 a1 ... a511 a2048 a2049

... a2559

stage=0

a512 a513 ... a1023

NTT engine

a2560 a2561

a3071

a3072 a3073

a3583

a3584 a3585

a4091

a1536 a1537

a1024

a1025

a1535

a0 a1 ... a511 a2048 a2049 ... a2559

stage=1

a512 a513 ... a1023 a2560 a2561 ... a3071

a1024 a1025 ... a1535 a3072 a3073 ... a3583

a1536 a1537 ... a2047 a3584 a3585 ... a4091

a0 a1 ... a511

a2048 a2049 ... a2559

stage=1

a512 a513 ... a1023

NTT engine a2561 ... a3071

a1024 a1025 ... a1535 a3072 a3073 ... a3583

a2560

a1536 a1537 a3584 a3585

a2047

a0 **a**1 ... a511

stage=1

a512 a513 a1023

a1024 a1025 a1535

a1536 a1537

a2047



a3584 a3585

a0 **a**1 ... a511 a2048 a2049 a2559

stage=1

a512 a513 a1023

NTT engine

a3071

a2560

a2561

a3072

a3073

a3583

a1024 a1025 a1535

> a3584 a3585

a1536 a1537

a4091

a0 a1 ... a511 a2048 a2049 ... a2559

stage=2

a512 a513 ... a1023 a2560 a2561 ... a3071

a1024 a1025 ... a1535 a3072 a3073 ... a3583

a1536 a1537 ... a2047 a3 a3 ...

NTT engine

a3584 a3585 ... a4091

a0 a1 ... a511

a2048 a2049 ... a2559

stage=2

a512 a513 ... a1023 a2560 a2561 ... a3071

a1024 a1025 ... a1535 a3072 a3073 ... a3583

NTT engine

a1536 a1537 ... a2047 a3584 a3585

a0 **a**1 . . . a511

stage=2

a512 a513 a1023

a1024 a1025 a1535

a1536 a1537

a2047



a3584 a3585 a4091

a0 a1 ... a511 a2048 a2049 ... a2559

a2560

a3583

stage=2

a512 a513 ... a1023

a2561 ... a3071 a3072 a3073 ...

a1024 a1025 ... a1535

> a3584 a3585 ... a4091

a1536 a1537 ... a2047

a0 a1 ... a511 a2048 a2049 ... a2559

stage=3

a512 a513 ... a1023 a2560 a2561 ... a3071

a1024 a1025 ... a1535 a3072 a3073 ... a3583

NTT engine

a1536 a1537 ... a2047 a3584 a3585 ... a4091



```
[ a0, a2048]
[ a1, a2049]
...
[a255, a2559]
```

```
[a1024, a3072]
[a1025, a3073]
...
[a1279, a3327]
```

[ a0, a2048] [ a1, a2049] ... [a255, a2559] [a1024, a3072] [a1025, a3073] ... [a1279, a3327]

stage 0



[ a0, a2048] [ a1, a2049] ... [a255, a2559] [a1024, a3072] [a1025, a3073] ... [a1279, a3327]

stage 0

NTT NTT NTT

data shuffle
[ a0, a1024] [a2048, a3072]
[ a0, a1024] [a512, a1536]

NTT NTT

data shuffle

a0, a512] [a1024, a1536]

a0, a2048] [a1024, a3072]

stage 1

[ a0, a2048] [ a1, a2049] ... [a255, a2559] [a1024, a3072] [a1025, a3073] ... [a1279, a3327]

stage 11



Same NTT can be shared in two different iterations.
Only need to buffer the result

[ a0, a2048] [ a1, a2049] ... [a255, a2559] [a1024, a3072] [a1025, a3073] ... [a1279, a3327]

stage 11



|           | Latency (cycles) |      |                   | Initiation      | Interva | E             |           |
|-----------|------------------|------|-------------------|-----------------|---------|---------------|-----------|
| Loop Name | min              | may  | Iteration Latency | achieved target |         | et Trip Count | Pipelined |
| - stage   | 6420             | 6564 | 535 ~ 547         |                 | -       | 12            | no        |
| + group   | 528              | 528  | 18                | 1               |         | 1 512         | yes       |

# Variable number NTT engine



# Variable number NTT engine

Better write 2D array of poly coefficient to explicitly tell that there's no memory conflict here





Better write 2D array of poly coefficient to explicitly tell that there's no memory conflict here

#### Different number of UNROLL

| N=4096   | BRAM_18K | DSP48E | FF    | LUT   | latency (cycle) |
|----------|----------|--------|-------|-------|-----------------|
| UNROLL=1 | 18       | 13     | 2770  | 3186  | 24877           |
| UNROLL=2 | 20       | 25     | 4027  | 5617  | 12553           |
| UNROLL=4 | 40       | 49     | 7100  | 10335 | 6421            |
| UNROLL=8 | 80       | 97     | 13528 | 20091 | 3385            |

#### Different number of UNROLL

| N=4096   | BRAM_18K | DSP48E | FF    | LUT   | latency (cycle) |
|----------|----------|--------|-------|-------|-----------------|
| UNROLL=1 | 18       | 13     | 2770  | 3186  | 24877           |
| UNROLL=2 | 20       | 25     | 4027  | 5617  | 12553           |
| UNROLL=4 | 40       | 49     | 7100  | 10335 | 6421            |
| UNROLL=8 | 80       | 97     | 13528 | 20091 | 3385            |

| HPCA'19 |  |
|---------|--|
|---------|--|

| Instruction                     | # of<br>Calls | Speed pe<br>(cycles) | er Call $(\mu \text{ sec})$ |
|---------------------------------|---------------|----------------------|-----------------------------|
| NTT                             | 14            | 87,582               | 73.0                        |
| Inverse-NTT                     | 8             | 102,043              | 85.0                        |
| Coeff. wise Multiplication      | 20            | 13,002               | 13.1                        |
| Coeff. wise Addition            | 26            | 16,292               | 13.6                        |
| Memory Rearrange                | 22            | 25,006               | 20.8                        |
| $Lift_{q \to Q} \ (2 \ cores)$  | 4             | 99,137               | 82.6                        |
| $Scale_{Q \to q} \ (2 \ cores)$ | 3             | 99,274               | 82.7                        |

Cost of a Single Coprocessor (Having Two Instances of Each Computation Core), Resource Overhead of Each Core, and the Estimated Execution Time of Homomorphic Multiplication Different Number of Cores

|        |               | Resources   |         |      |         | Mu       | lt. Tim    | e in %     |
|--------|---------------|-------------|---------|------|---------|----------|------------|------------|
|        |               |             |         |      |         | w/       | Core       | Count      |
| 8      | LUT-I         | REG-BRA     | M-UR    | AM-I | OSP     | 1        | 2          | 4          |
| Copro. | 57,877        | 25,648      | 249     | 56   | 208     |          |            |            |
| NTT    | 483<br>13,807 | 80<br>6,157 | 69<br>0 | 0    | 0<br>76 | 81<br>94 | 100<br>100 | 137<br>112 |
| RPAU   | 12,274        | 6,528       | 0       | 0    | 28      | 87       | 100        | 125        |

## Lift, Scale, keyswitching module

We reference HEAWS's lift, scale and implement them using HLS

| N=8192 | BRAM_18K | DSP48E | FF    | LUT    | latency<br>(cycle) |
|--------|----------|--------|-------|--------|--------------------|
| lift   | 32       | 264    | 96716 | 102165 | 32836              |
| scale  | 48       | 208    | 62982 | 58673  | 32804              |

### Lift, Scale, keyswitching module

We reference HEAWS's lift, scale and implement them using HLS

| N=8192 | BRAM_18K | DSP48E | FF    | LUT    | latency<br>(cycle) |
|--------|----------|--------|-------|--------|--------------------|
| lift   | 32       | 264    | 96716 | 102165 | 32836              |
| scale  | 48       | 208    | 62982 | 58673  | 32804              |

| Instruction                     | # of Speed per Ca |          | er Call             |
|---------------------------------|-------------------|----------|---------------------|
|                                 | Calls             | (cycles) | $(\mu \text{ sec})$ |
| NTT                             | 14                | 87,582   | 73.0                |
| Inverse-NTT                     | 8                 | 102,043  | 85.0                |
| Coeff. wise Multiplication      | 20                | 15,662   | 13.1                |
| Coeff. wise Addition            | 26                | 16,292   | 13.6                |
| Memory Rearrange                | 22                | 25,006   | 20.8                |
| $Lift_{q \to Q} \ (2 \ cores)$  | 4                 | 99,137   | 82.6                |
| $Scale_{Q \to q} \ (2 \ cores)$ | 3                 | 99,274   | 82.7                |

TABLE 3
Cost of a Single Coprocessor (Having Two Instances of Each Computation Core), Resource Overhead of Each Core, and the Estimated Execution Time of Homomorphic Multiplication Different Number of Cores

|                       | Resources     |             |         |    |         | Mu       | lt. Tim    | e in %     |
|-----------------------|---------------|-------------|---------|----|---------|----------|------------|------------|
|                       |               |             |         |    | w/      | Core     | Count      |            |
| LUT-REG-BRAM-URAM-DSP |               |             |         |    | 1       | 2        | 4          |            |
| Copro.                | 57,877        | 25,648      | 249     | 56 | 208     |          |            |            |
| Lift                  | 483<br>13,807 | 80<br>6,157 | 69<br>0 | 0  | 0<br>76 | 81<br>94 | 100<br>100 | 137<br>112 |
| RPAU                  | 12,274        | 6,528       | 0       | 0  | 28      | 87       | 100        | 125        |

## Lift, Scale, keyswitching module

| N=8192       | BRAM_18K   | DSP48E    | FF          | LUT           | latency<br>(cycle) |
|--------------|------------|-----------|-------------|---------------|--------------------|
| ntt          | 560 (~20%) | 25        | 16880 (~1%) | 14230 (~2%)   | 313411             |
| lift         | 32 (~1%)   | 264 (~4%) | 96716 (~6%) | 102165 (~11%) | 32836              |
| scale        | 48 (~1%)   | 208 (~3%) | 62982 (~4%) | 58673 (~6%)   | 32804              |
| apply_galois | 2          | 2         | 1022        | 1290          | 65552              |
| mulConst     | 2          | 4         | 2268        | 2694          | 65539              |
| mulWise      | 2          | 4         | 2397        | 2741          | 131095             |
| add          | 2          | 0         | 1286        | 1467          | 131088             |
| mullnv       | 2          | 2         | 2218        | 2635          | 65559              |
| mov          | 2          | 0         | 752         | 931           | 65550              |
| Available    | 2688       | 5952      | 1743360     | 871680        |                    |

## HE primitive

• With all kernels available, we can expose

HE primitives through series of kernel executions

```
void rotate column(cl mem in1[4][2],
                  int r, // +- 1, 2, 4, ...
                  cl_mem out[4][2]) {
   vector<int> rot;
  vector<int> which key;
   r = -r;
  while (r != 0) {
       double temp = log2(abs(r));
       int t = round(temp);
       int num = 1<<t;
       if (r < 0) {
           num = -num;
           t = t + ((int)(log2(N))-1);
       r -= num:
       if (num \% (N/2) == 0)
           continue;
       num = (num + N/2) \% (N/2);
```

```
cl_mem out[4][2])
for (int i = 0; i < 4; i++) {
   do_k_NTT(in1[i][0], in1[i][0], INVERSE, FIRST, 0);
   do k_NTT(in2[i][0], in2[i][0], INVERSE, FIRST, 0);
    do_k_NTT(in1[i][1], in1[i][1], INVERSE, FIRST, 0);
    do_k_NTT(in2[1][1], in2[1][1], INVERSE, FIRST, 0);
   do_k_lift(in1[i][0], temp1[0], LIFT_TO_P);
   do_k_lift(in2[i][0], temp2[0], LIFT_TO_P);
   do_k_lift(in1[i][1], temp1[1], LIFT_TO_P);
   do k lift(in2[i][1], temp2[1], LIFT_TO_P);
   do k NTT(in1[i][0], in1[i][0], FORWARD, FIRST, 0);
   do_k_NTT(in2[1][0], in2[1][0], FORWARD, FIRST, 0);
    do_k_NTT(in1[i][1], in1[i][1], FORWARD, FIRST, 0);
   do_k_NTT(in2[i][1], in2[i][1], FORNARD, FIRST, 0);
   do_k_NTT(temp1[0], temp1[0], FORWARD, SECOND, 0);
    do k NTT(temp2[0], temp2[0], FORWARD, SECOND, 0);
   do k NTT(temp1[1], temp1[1], FORWARD, SECOND, 0);
   do_k_NTT(temp2[1], temp2[1], FORWARD, SECOND, 0);
   // Tensoring
   do k mulWise(in1[i][0], in2[i][0], temp3[0], 0);
   do_k_mulWise(in1[i][1], in2[i][0], temp3[1], 0);
    do_k_mulWise(in1[i][0], in2[i][1], temp3[3], 0);
    do k_mulWise(in1[i][1], in2[i][1], temp3[2], 0);
```

void HMul(cl mem in1[4][2],

cl\_mem in2[4][2],

Supported HE operations



## Inference using HE primitives

// inference.cpp
void inference()

```
(GM_ct, GM_ct[0]); clEnqueueBarrier(Command Queue);
    CNN
    Square (GM ct);
                                  clEnqueueBarrier(Command Queue);
                                  clEnqueueBarrier(Command Queue);
    Dense100(GM ct);
    Square (GM ct);
                                  clEnqueueBarrier(Command Queue);
                                  clEnqueueBarrier(Command Queue);
    Dense10 (GM ct);
void CNN(cl mem in1[25][4][2], cl mem out[4][2]) {
   for (int c = 0; c < 5; c++) {
       for (int i = 0; i < 25; i++) {
           MulConst(in1[i], temp_result[c][i], cnn_weight[c][i]);
   for (int c = 0; c < 5; c++)
       for (int i = 1; i < 25; i++)
           HAdd(temp result[c][0], temp result[c][i], temp result[c][0]);
   for (int i = 1; i < 5; i++)
       rotate column(temp result[i][0], 169*i, temp result[i][0]);
   for (int i = 1; i < 5; i++)
       HAdd(temp result[0][0], temp result[i][0], temp result[0][0]);
   for (int i = 0; i < 4; ++i) {
     for (int j = 0; j < 2; ++j){
       do k mov(temp result[0][0][i][j], out[i][j]);
   do k mov(temp result[0][0], out[0]);
   do_k_mov(temp_result[0][1], out[1]);
```

#### Outline

- Introduction
- Reduction
- NTT, RNS
- System architecture
- Summary

## System Architecture

Client



Example: MNIST inference

Low Latency Privacy
Preserving Inference

#### WorkFlow - Setup Device and Create Kernels

Client



- 1. Set up device
- 2. Create kernels NTT, Lift, Scale, Galois, Mul, Add, Mod

#### WorkFlow - Create Host Buffer and Device Buffer

Client



#### WorkFlow - Client Sends Data to Server



#### WorkFlow - Data to Device and Start Inference

Client



#### WorkFlow - Send Result Back to Client



#### Outline

- Introduction
- Reduction
- NTT, RNS
- System architecture
- Summary

## Application (i.e inference) Hierarchy Use NN CNN, FC Need HE compiler HE primitives PS (Add, Mul) What we support Use modular, NTT, RNS module NTT module PLmodular module

RNS module

#### Client-Server interface



### Future work: End-to-end application specific optimization



#### Reference

- HEAX: An Architecture for Computing on Encrypted Data
  - o ASPLOS'20, M. Sadegh Riazi, Kim Laine, Blake Pelton, Wei Dai
- HEAWS: An Accelerator for Homomorphic Encryption on the Amazon AWS FPGA
  - o IEEE Transactions on Computers 2020, Furkan Turan, Sujoy Sinha Roy, and Ingrid Verbauwhede
- FPGA-based High-Performance Parallel Architecture for Homomorphic Computing on Encrypted Data
  - HPCA'19, Sujoy Sinha Roy, Furkan Turan, Kimmo Jarvinen, Frederik Vercauteren and Ingrid Verbauwhede
- Cheetah: Optimizations and Methods for Privacy Preserving Inference via Homomorphic Encryption
  - HPCA'21, Brandon Reagen, Wooseok Choi, Yeongil Ko, Vincent Lee, Gu-Yeon Wei, Hsien-Hsin S. Lee, and David Brooks
- Simple Encrypted Arithmetic Library
  - Microsoft open source library
- Somewhat Practical Fully Homomorphic Encryption
  - Junfeng Fan and Frederik Vercauteren
- An Improved RNS Variant of the BFV Homomorphic Encryption Scheme
  - Shai Halevi, Yuriy Polyakov, and Victor Shoup

# Q & A